Part Number Hot Search : 
TM9143 A8046408 SMDJ51CA LT6200 MMBT3906 KBPC801 SZ1010 0010T
Product Description
Full Text Search
 

To Download X9258UV24-27 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 ? x9258 low noise/low power/ 2-wire bus/256 taps quad digital controlled potentiometers (xdcp?) features ? four potentiometers in one package  256 resistor taps/pot?0.4% resolution  2-wire serial interface  wiper resistance, 40 ? typical @ v+ = 5v, v- = -5v  four nonvolatile data registers for each pot  nonvolatile storage of wiper position  standby current < 5a max (total package)  power supplies ?v cc = 2.7v to 5.5v ?v+ = 2.7v to 5.5v ?v- = -2.7v to -5.5v  100k ? , 50k ? total pot resistance  high reliability ?endurance ? 100,000 data changes per bit per register ?register data retention ? 100 years  24-lead soic, 24-lead tssop  dual supply version of x9259 description the x9258 integrates 4 digitally controlled potentiometers (xdcp) on a monolithic cmos integrated circuit. the digitally controlled potentiometer is implemented using 255 resistive elements in a series array. between each element are tap points connected to the wiper terminal through switches. the position of the wiper on the array is controlled by the user through the 2-wire bus interface. each potentiometer has associated with it a volatile wiper counter register (wcr) and 4 nonvolatile da ta registers (dr0:dr3) that can be directly written to and read by the user. the contents of the wcr controls the position of the wiper on the resistor array though the switches. power up recalls the contents of dr0 to the wcr. the xdcp can be used as a three-terminal potentiometer or as a two-terminal variable resistor in a wide variety of applications including control, parameter adjustments, and signal processing. block diagram interface and control circuitry scl sda a0 a1 a2 a3 r 0 r 1 r 2 r 3 wiper counter register (wcr) resistor array pot 1 v h1 /r h1 v l1 /r l1 r 0 r 1 r 2 r 3 wiper counter register (wcr) v h0 /r h0 v l0 /r l0 data 8 v w0 /r w0 v w1 /r w1 r 0 r 1 r 2 r 3 resistor array v h2 /r h2 v l2 /r l2 v w2 /r w2 r 0 r 1 r 2 r 3 resistor array v h3 /r h3 v l3 /r l3 v w3 /r w3 wiper counter register (wcr) wiper counter register (wcr) pot 3 pot 2 wp pot 0 v cc v ss v+ v- caution: these devices are sensitive to electrosta tic discharge; follow proper ic handling procedures. 1-888-intersil or 1-888-352-6832 | intersil (and design) is a registered trademark of intersil americas inc. xdcp is a trademark of intersil americas inc. copy right intersil americas inc. 2005. all rights reserved all other trademarks mentioned are the property of their respective owners. data sheet fn8168.1 may 6, 2005
2 fn8168.1 may 6, 2005 pin descriptions host interface pins s erial c lock (scl) the scl input is used to clock data into and out of the x9258. s erial d ata (sda) sda is a bidirectional pin used to transfer data into and out of the device. it is an open drain output and may be wire-ored with any number of open drain or open collector outputs. an open drain output requires the use of a pull-up resistor. for selecting typical values, refer to the guidelines for calculating typical values on the bus pull-up resistors graph. d evice a ddress (a 0 - a 3 ) the address inputs are used to set the least significant 4 bits of the 8-bit slave address. a match in the slave address serial data stream must be made with the address input in order to initiate communication with the x9258. a maximum of 16 devices may occupy the 2-wire serial bus. potentiometer pins v h /r h (v h0 /r h0 - v h3 /r h3 ), v l /r l (v l0 /r l0 - v l3 /r l3 ) the v h /r h and v l /r l inputs are equivalent to the terminal connections on either end of a mechanical potentiometer. v w /r w (v w0 /r w0 - v w3 /r w3 ) the wiper outputs are equivalent to the wiper output of a mechanical potentiometer. hardware write protect input (wp) the wp pin when low prevents nonvolatile writes to the data registers. analog supp lies v+, v- the analog supplies v+, v- are the supply voltages for the dcp analog section. pin configuration pin names principles of operation the x9258 is a highly integrated microcircuit incorporating four resistor arrays and their associated registers and counters and the serial interface logic providing direct communication between the host and the dcp potentiometers. serial interface?2-wire the x9258 supports a bidirectional bus oriented protocol. the protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. the device controlling the transfer is a master and the device being controlled is the slave. the master will alwa ys initiate da ta transfers symbol description scl serial clock sda serial data a0-a3 device address v h0 /r h0 - v h3 /r h3 , v l0 /r l0 - v l3 /r l3 potentiometer pins (terminal equivalent) v w0 /r w0 - v w3 /r w3 potentiometers pins (wiper equivalent) wp hardware write protection v+,v- analog supplies v cc system supply voltage v ss system ground nc no connection (allowed) nc a0 v w3 /r w3 v+ v cc v l0 /r l0 1 2 3 4 5 6 7 8 9 10 24 23 22 21 20 19 18 17 16 15 a3 scl v l2 /r l2 v h2 /r h2 v w2 /r w2 v? v ss v w1 /r w1 v h1 /r h1 v l1 /r l1 soic/tssop x9258 v h3 /r h3 14 13 11 12 v l3 /r l3 v h0 /r h0 v w0 /r w0 a2 a1 sda wp x9258
3 fn8168.1 may 6, 2005 and provide the clock for both transmit and receive operations. therefore, the x9258 will be considered a slave device in all applications. clock and data conventions data states on the sda line can change only during scl low periods (t low ). sda state changes during scl high are reserved for indicating start and stop conditions. start condition all commands to the x9258 are preceded by the start condition, which is a high to low transition of sda while scl is high (t high ). the x9258 continuously monitors the sda and scl lines for the start condition and will not respond to any command until this condition is met. stop condition all communications must be terminated by a stop condition, which is a low to high transition of sda while scl is high. acknowledge acknowledge is a software convention used to provide a positive handshake between the master and slave devices on the bus to indica te the successful receipt of data. the transmitting device, either the master or the slave, will release the sda bus after transmitting eight bits. the master generates a ninth clock cycle and during this period the receiver pulls the sda line low to acknowledge that it successfully received the eight bits of data. the x9258 will respond with an acknowledge after recognition of a start condition and its slave address and once again after successful receipt of the command byte. if the command is followed by a data byte the x9258 will respond with a final acknowledge. array description the x9258 is comprised of four resistor arrays. each array contains 255 discrete resistive segments that are connected in series. the physical ends of each array are equivalent to the fixed terminals of a mechanical potentiometer (v h /r h and v l /r l inputs). at both ends of each array and between each resistor segment is a cmos switch connected to the wiper (v w ) output. within each individual array only one switch may be turned on at a time. these switches are controlled by the wiper counter register (wcr). the 8 bits of the wcr are decoded to select, and enable, one of 256 switches. the wcr may be written directly, or it can be changed by transferring the contents of one of four associated data registers into the wcr. these data registers and the wcr can be read and written by the host system. device addressing following a start condition the master must output the address of the slave it is accessing. the most significant four bits of the slave address are the device type identifier (refer to figure 1 below). for the x9258 this is fixed as 0101[b]. figure 1. slave address the next four bits of the slave address are the device address. the physical device address is defined by the state of the a0 - a3 inputs. the x9258 compares the serial data stream with the address input state; a successful compare of all four address bits is required for the x9258 to respond with an acknowledge. the a 0 - a 3 inputs can be actively driven by cmos input signals or tied to v cc or v ss . acknowledge polling the disabling of the inputs, during the internal nonvolatile write operation, can be used to take advantage of the typical 5ms nonvolatile write cycle time. once the stop condition is issued to indicate the end of the nonvolatile write command the x9258 initiates the internal write cycle. ack polling can be initiated immediately. this involves issuing the start condition followed by the device slave address. if the x9258 is still busy with th e write operation no ack will be returned. if the x9258 has completed the write operation an ack will be retu rned and the master can then proceed with the next operation. 1 00 a3 a2 a1 a0 device type identifier device address 1 x9258
4 fn8168.1 may 6, 2005 ack polling sequence instruction structure the next byte sent to the x9258 contains the instruction and register pointer information. the four most significant bits are the instruction. the next four bits point to one of the two pots and when applicable they point to one of four associated registers. the format is shown below in figure 2. figure 2. instruction byte format the four high order bits define the instruction. the next two bits (r1 and r0) select one of the four registers that is to be acted upon when a register oriented instruction is issued. the last bits (p1, p0) select which one of the four potentiometers is to be affected by the instruction. four of the nine instructions end with the transmission of the instruction byte. the basic sequence is illustrated in figure 3. th ese two-byte instructions exchange data between the wiper counter register and one of the data registers. a transfer from a data register to a wiper counter register is essentially a write to a static ram. the response of the wiper to this action will be delayed t wrl . a transfer from the wiper counter register (current wiper position), to a data register is a write to nonvolatile memory and takes a minimum of t wr to complete. the transfer can occur between one of the four potentiometers and one of its associated registers; or it may occur globally, wherein the transfer occurs between all of the potentiometers and one of their associated registers. four instructions require a three-byte sequence to complete. these instructions transfer data between the host and the x9258; either between the host and one of the data registers or directly between the host and the wiper counter register. these instructions are: read wiper counter register (read the current wiper position of the selected pot), write wiper counter register (change current wiper position of the selected pot), read data register (read the contents of the selected nonvolatile register) and write data register (write a new value to the selected data register). the sequence of operations is shown in figure 4. nonvolatile write command completed enterack polling issue start issue slave address ack returned? further operation? issue instruction issue stop no yes yes proceed issue stop no proceed i1 i2 i3 i0 r1 r0 p1 p0 wiper counter register select instructions register select x9258
5 fn8168.1 may 6, 2005 figure 3. two-byte instruction sequence the increment/decrement command is different from the other commands. once the command is issued and the x9258 has responded with an acknowledge, the master can clock the selected wiper up and/or down in one segment steps; thereby, providing a fine tuning capability to the host. for each scl clock pulse (t high ) while sda is high, the selected wiper will move one resistor segment towards the v h terminal. similarly, for each scl clock pulse while sda is low, the selected wiper will move one resistor segment towards the v l /r l terminal. a detailed illustration of the sequence and timing for this operation are shown in figures 5 and 6 respectively. table 1. instruction set note: (1) 1/0 = data is one or zero s t a r t 0101a3a2a1a0 a c k i3 i2 i1 i0 r1 r0 p1 p0 a c k scl sda s t o p instruction instruction set operation i 3 i 2 i 1 i 0 r 1 r 0 p 1 p 0 read wiper counter register 1 0 0 1 0 0 1/0 1/0 read the contents of the wiper counter register pointed to by p 1 - p 0 write wiper counter register 1 0 1 0 0 0 1/0 1/0 write new value to the wiper counter register pointed to by p 1 - p 0 read data register 1 0 1 1 1/0 1/0 1/0 1/0 read the contents of the data register pointed to by p 1 - p 0 and r 1 - r 0 write data register 1 1 0 0 1/0 1/0 1/0 1/0 write new value to the data register pointed to by p 1 - p 0 and r 1 - r 0 xfr data register to wiper counter register 1 1 0 1 1/0 1/0 1/0 1/0 transfer the contents of the data register pointed to by p 1 - p 0 and r 1 - r 0 to its associated wiper counter register xfr wiper counter register to data register 1 1 1 0 1/0 1/0 1/0 1/0 transfer the contents of the wiper counter reg- ister pointed to by p 1 - p 0 to the data register pointed to by r 1 - r 0 global xfr data registers to wiper counter registers 0 0 0 1 1/0 1/0 0 0 transfer the contents of the data registers pointed to by r 1 - r 0 of all four pots to their re- spective wiper counter registers global xfr wiper counter registers to data register 1 0 0 0 1/0 1/0 0 0 transfer the contents of both wiper counter registers to their respective data registers pointed to by r 1 - r 0 of all four pots increment/decrement wiper counter register 0 0 1 0 0 0 1/0 1/0 enable increment/decrement of the control latch pointed to by p 1 - p 0 x9258
6 fn8168.1 may 6, 2005 figure 4. three-byte instruction sequence figure 5. increment/decrement instruction sequence f figure 6. increment/decrement timing limits s t a r t 0 1 0 1 a3 a2 a1 a0 a c k i3 i2 i1 i0 r1 r0 p1 p0 a c k scl sda s t o p a c k d7 d6 d5 d4 d3 d2 d1 d0 s t a r t 0 1 0 1 a3 a2 a1 a0 a c k i3 i2 i1 i0 r0 p1 p0 a c k scl sda s t o p i n c 1 i n c 2 i n c n d e c 1 d e c n r1 scl sda v w /r w inc/dec cmd issued voltage out t wrid x9258
7 fn8168.1 may 6, 2005 figure 7. acknowledge response from receiver figure 8. detailed potentiometer block diagram detailed operation all dcp potentiometers share the serial interface and share a common architecture. each potentiometer has a wiper counter register and four data registers. a detailed discussion of the register organization and array operation follows. wiper counter register the x9258 contains four wiper counter registers, one for each dcp potentiometer. the wiper counter register can be envisioned as a 8-bit parallel and serial load counter with its outputs decoded to select one of 256 switches along its resistor array. the contents of the wcr can be altered in four ways: it may be written directly by the host via the write wiper counter register instructi on (serial load); it may be written indirectly by transferring the contents of one of four associated data registers via the xfr data register instruction (paralle l load); it can be modified one step at a time by the increment/decrement instruction. finally, it is lo aded with the contents of its data register zero (r0) upon power-up. scl from data output 1 89 start acknowledge master from transmitter data output from receiver serial data path from interface circuitry register 0 register 1 register 2 register 3 serial bus input parallel bus input wiper counter register inc/dec logic up/dn clk modified scl up/dn v h /r h v l /r l v w /r w if wcr = 00[h] then v w /r w = v l /r l if wcr = ff[h] then v w /r w = v h /r h 8 8 c o u n t e r d e c o d e (wcr) x9258
8 fn8168.1 may 6, 2005 the wcr is a volatile register; that is, its contents are lost when the x9258 is powered-down. although the register is automatically loaded with the value in r0 upon power-up, it should be noted this may be different from the value present at power-down. data registers each potentiometer has four nonvolatile data registers. these can be read or written directly by the host and data can be transferred between any of the four data registers and the wcr. it should be noted all operations changing data in one of these registers is a nonvolatile operation and will take a maximum of 10ms. if the application does not require storage of multiple settings for the potentiometer, these registers can be used as regular memory locations that could possibly store system parameters or user preference data. register descriptions data registers, (8-bit), nonvolatile four 8-bit data registers for each dcp. (sixteen 8-bit registers in total). ? {d7~d0}: these bits are for general purpose not volatile data storage or for storage of up to four different wiper values. the contents of data register 0 are automatically moved to the wiper counter register on power-up. wiper counter register, (8-bit), volatile instruction format notes: (1) ?mack?/?sack?: stands for the acknowledge sent by the master/slave. (2) ?a3 ~ a0?: stands for the device addresses sent by the master. (3) ?x?: indicates that it is a ?0? for testing pu rpose but physically it is a ?don?t care? condition. (4) ?i?: stands for the increment operation, sda held high during active scl phase (high). (5) ?d?: stands for the decrement operation, sda held low during active scl phase (high). read wiper counter register (wcr) write wiper counter register (wcr) read data register (dr) wp7 wp6 wp5 wp4 wp3 wp2 wp1 wp0 nv nv nv nv nv nv nv nv (msb) (lsb) wp7 wp6 wp5 wp4 wp3 wp2 wp1 wp0 s t a r t device type identifier device addresses s a c k instruction opcode wcr addresses s a c k wiper position (sent by slave on sda) m a c k s t o p 0101 a 3 a 2 a 1 a 0 100100 p 1 p 0 w p 7 w p 6 w p 5 w p 4 w p 3 w p 2 w p 1 w p 0 s t a r t device type identifier device addresses s a c k instruction opcode wcr addresses s a c k data byte (sent by master on sda) s a c k s t o p 0101 a 3 a 2 a 1 a 0 101000 p 1 p 0 w p 7 w p 6 w p 5 w p 4 w p 3 w p 2 w p 1 w p 0 s t a r t device type identifier device addresses s a c k instruction opcode dr and wcr addresses s a c k data byte (sent by slave on sda) m a c k s t o p 0101 a 3 a 2 a 1 a 0 1011 r 1 r 0 p 1 p 0 w p 7 w p 6 w p 5 w p 4 w p 3 w p 2 w p 1 w p 0 x9258
9 fn8168.1 may 6, 2005 write data register (wr) xfr data register (dr) to wiper counter register (wcr) xfr wiper counter register (w cr) to data register (dr) increment/decrement wiper counter register (wcr) global xfr data register (dr) to wiper counter register (wcr) global xfr wiper counter register (wcr) to data register (dr) s t a r t device type identifier device addresses s a c k instruction opcode dr and wcr addresses s a c k data byte (sent by master on sda) s a c k s t o p high-voltage write cycle 0101 a 3 a 2 a 1 a 0 1100 r 1 r 0 p 1 p 0 w p 7 w p 6 w p 5 w p 4 w p 3 w p 2 w p 1 w p 0 s t a r t device type identifier device addresses s a c k instruction opcode dr and wcr addresses s a c k s t o p 0101 a 3 a 2 a 1 a 0 1101 r 1 r 0 p 1 p 0 s t a r t device type identifier device addresses s a c k instruction opcode dr and wcr addresses s a c k s t o p high-voltage write cycle 0101 a 3 a 2 a 1 a 0 1110 r 1 r 0 p 1 p 0 s t a r t device type identifier device addresses s a c k instruction opcode wcr addresses s a c k increment/decrement (sent by master on sda) s t o p 0101 a 3 a 2 a 1 a 0 0010 0 0 p 1 p 0 i/ d i/ d .... i/ d i/ d s t a r t device type identifier device addresses s a c k instruction opcode dr addresses s a c k s t o p 0101 a 3 a 2 a 1 a 0 0001 r 1 r 0 00 s t a r t device type identifier device addresses s a c k instruction opcode dr addresses s a c k s t o p high-voltage write cycle 0101 a 3 a 2 a 1 a 0 1000 r 1 r 0 00 x9258
10 fn8168.1 may 6, 2005 symbol table guidelines for calculating typical values of bus pull-up resistors waveform inputs outputs must be steady will be steady may change from low to high will change from low to high may change from high to low will change from high to low don?t care: changes allowed changing: state not known n/a center line is high impedance 120 100 80 40 60 20 20 40 60 80 100 120 0 0 resistance (k) bus capacitance (pf) min. resistance max. resistance r max = c bus t r r min = iol min v cc max =1.8k ? x9258
11 fn8168.1 may 6, 2005 absolute maximum ratings temperature under bias..................... -65 c to +135 c storage temperature ......................... -65 c to +150 c voltage on sda, scl or any address input with respect to v ss ................................. -1v to +7v voltage on v+ (referenced to v ss ) ........................ 10v voltage on v- (referenced to v ss ) ........................-10v (v+) - (v-)............................................................... 12v any v h /r h ...............................................................v+ any v l /r l ................................................................. v- lead temperature (soldering, 10 seconds)........ 300 c i w (10 seconds)................................................15ma comment stresses above those listed under ?absolute maximum ratings? may cause permanent damage to the device. this is a stress rating only; functional operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. analog characteristics (over recommended operating conditions unless otherwise stated.) symbol parameter limits test conditions min. typ. max. unit end to end resistance tolerance 20 % power rating 50 mw 25c, each pot i w wiper current 7.5 ma wiper current = 1ma r w wiper resistance 150 250 ? i w = 1ma @ v+ = 3v, v- = -3v r w wiper resistance 40 100 ? i w = 1ma @ v+ = 5v, v- = -5v v+ voltage on v+ pin x9258 +4.5 +5.5 v x9258-2.7 +2.7 +5.5 v- voltage on v- pin x9258 -5.5 -4.5 v x9258 -2.7 -5.5 -2.7 v term voltage on any v h /r h or v l /r l pin v- v+ v noise -120 dbv ref: 1khz resolution (4) 0.6 % absolute linearity (1) 1 mi (3) v w(n)(actual) - v w(n)(expected) relative linearity (2) 0.6 mi (3) v w(n + 1) - [v w(n) + mi ] temperature coefficient of r total 300 ppm/ c ratiometric temperature coefficient 20 ppm/c c h /c l /c w potentiometer capacitance 10/10/25 pf see circuit #3 recommended operating conditions temp min. max. commercial 0 c+70 c industrial -40 c+85 c device supply voltage (v cc ) limits x9258 5v 10% x9258-2.7 2.7v to 5.5v x9258
12 fn8168.1 may 6, 2005 d.c. operating characteristics (over the recommended operating conditions unless otherwise specified.) notes: (1) absolute linearity is utilized to determi ne actual wiper voltage versus expected vo ltage as determined by wiper position whe n used as a potentiometer. (2) relative linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a potentiom- eter. it is a measure of the error in step size. (3) mi = rtot/255 or (v h /r h ?v l /r l )/255, single pot (4) max. = all four arrays cascaded together , typical = individual array resolutions. endurance and data retention capacitance power-up timing power up and down requirement the are no restrictions on the sequencing of the bias supplies v cc , v+, and v- provided that all three supplies reach their final values within 1msec of each other. at all times, the voltages on the potentiometer pins must be less than v+ and more than v-. the recall of the wiper position from nonvolatile memory is not in effect until all supplies reach their final value. the v cc ramp rate spec is always in effect. notes: (5) this parameter is periodically sampled and not 100% tested. (6) t pur and t puw are the delays required from the ti me the third (last) power supply (v cc , v+ or v-) is stable until the specific instruction can be issued. these parameters are periodically sampled and not 100% tested. (7) sample tested only. symbol parameter limits test conditions min. typ. max. unit i cc1 v cc supply current (nonvol- atile write) 1maf scl = 400khz, sda = open, other inputs = v ss i cc2 v cc supply current (move wiper, write, read) 100 a f scl = 400khz, sda = open, other inputs = v ss i sb v cc current (standby) 5 a scl = sda = v cc , addr. = v ss i li input leakage current 10 a v in = v ss to v cc i lo output leakage current 10 a v out = v ss to v cc v ih input high voltage v cc x 0.7 v cc + 0.1 v v il input low voltage -0.5 v cc x 0.3 v v ol output low voltage 0.4 v i ol = 3ma parameter min. unit minimum endurance 100,000 data changes per bit per register data retention 100 years symbol test max. unit test conditions c i/o (5) input/output capacitance (sda) 8 pf v i/o = 0v c in (5) input capacitance (a0, a1, a2, a3, and scl) 6 pf v in = 0v symbol parameter min. max. unit t pur (6) power-up to initiation of read operation 1 ms t puw (6) power-up to initiation of write operation 5 ms t r v cc (7) v cc power up ramp 0.2 50 v/msec x9258
13 fn8168.1 may 6, 2005 a.c. test conditions equivalent a.c. load circuit test circuit #3 spice macro model ac timing (over recommended operating condition) high-voltage write cycle timing i nput pulse levels v cc x 0.1 to v cc x 0.9 input rise and fall times 10ns input and output timing level v cc x 0.5 5v 1533 ? 100pf sda output 2.7v 100pf 10pf r h r total c h 25pf c w c l 10pf r w r l macro model symbol parameter min. max. unit f scl clock frequency 400 khz t cyc clock cycle time 2500 ns t high clock high time 600 ns t low clock low time 1300 ns t su:sta start setup time 600 ns t hd:sta start hold time 600 ns t su:sto stop setup time 600 ns t su:dat sda data input setup time 100 ns t hd:dat sda data input hold time 30 ns t r scl and sda rise time 300 ns t f scl and sda fall time 300 ns t aa scl low to sda data output valid time 900 ns t dh sda data output hold time 50 ns t i noise suppression time constant at scl and sda inputs 50 ns t buf bus free rime (prior to any transmission) 1300 ns t su:wpa wp , a0, a1, a2 and a3 setup time 0 ns t hd:wpa wp , a0, a1, a2 and a3 hold time 0 ns symbol parameter typ. max. unit t wr high-voltage write cycle time (store instructions) 5 10 ms x9258
14 fn8168.1 may 6, 2005 dcp timing note: (8) a device must internally provide a hold time of at least 300ns for the sda si gnal in order to bridge the undefined region of the falling edge of scl. timing diagrams 2-wire interface start and stop timing input timing output timing symbol parameter min. max. unit t wrpo wiper response time after the third (last) power supply is stable 10 s t wrl wiper response time after instruction issued (all load instructions) 10 s t wrid wiper response time from an active scl/sck edge (increment/decrement instruction) 10 s t su:sta t hd:sta t su:sto scl sda t r (start) (stop) t f t r t f scl sda t high t low t cyc t hd:dat t su:dat t buf scl sda t dh t aa x9258
15 fn8168.1 may 6, 2005 dcp timing (for all load instructions) dcp timing (for increment/decrement instruction) write protect and device address pins timing scl sda vwx (stop) lsb t wrl scl sda vwx t wrid wiper register address inc/dec inc/dec sda scl ... ... ... wp a0, a1 a2, a3 t su:wpa t hd:wpa (start) (stop) (any instruction) x9258
16 fn8168.1 may 6, 2005 applications information basic configurations of electronic potentiometers application circuits v r v w /r w +v r i three terminal potentiometer; variable voltage divider two terminal variable resistor; variable current noninverting amplifier voltage regulator offset voltage adjustment comparator with hysteresis + ? v s v o r 2 r 1 v o = (1+r 2 /r 1 )v s r 1 r 2 i adj v o (reg) = 1.25v (1+r 2 /r 1 )+i adj r 2 v o (reg) v in 317 + ? v s v o r 2 r 1 v ul = {r 1 /(r 1 +r 2 )} v o (max) v ll = {r 1 /(r 1 +r 2 )} v o (min) 100k ? 10k ? 10k ? 10k ? -12v +12v tl072 + ? v s v o r 2 r 1 } } x9258
17 fn8168.1 may 6, 2005 x9258 application circuits (continued) inverting amplifier equivalent l-r circuit + ? v s v o r 2 r 1 z in = r 2 + s r 2 (r 1 + r 3 ) c 1 = r 2 + s leq (r 1 + r 3 ) >> r 2 + ? v s function generator } } v o = g v s g = - r 2 /r 1 r 2 c 1 r 1 r 3 z in + ? r 2 + ? r 1 } } r a r b frequency r 1 , r 2 , c amplitude r a , r b c attenuator filter + ? v s v o r 3 r 1 v o = g v s -1/2 g +1/2 g o = 1 + r 2 /r 1 fc = 1/(2 rc) r 2 r 4 all r s = 10k ? + ? v s r 2 r 1 r c v o
18 fn8168.1 may 6, 2005 packaging information note: all dimensions in inches (in parentheses in millimeters) 24-lead plastic, tsso p, package code v24 .169 (4.3) .177 (4.5) .252 (6.4) bsc .026 (.65) bsc .303 (7.70) .311 (7.90) .002 (.06) .005 (.15) .047 (1.20) .0075 (.19) .0118 (.30) see detail ?a? .031 (.80) .041 (1.05) .010 (.25) .020 (.50) .030 (.75) gage plane seating plane detail a (20x) (4.16) (7.72) (1.78) (0.42) (0.65) all measurements are typical 0 - 8 x9258
19 fn8168.1 may 6, 2005 packaging information 0.290 (7.37) 0.299 (7.60) 0.393 (10.00) 0.420 (10.65) 0.014 (0.35) 0.020 (0.50) pin 1 pin 1 index 0.050 (1.27) 0.598 (15.20) 0.610 (15.49) 0.003 (0.10) 0.012 (0.30) 0.092 (2.35) 0.105 (2.65) (4x) 7 24-lead plastic small outline gull wing package type s note: all dimensions in inches (in parentheses in millimeters) 0.420" 0.050" typical 0.050" typical 0.030" typical 24 places footprint 0.010 (0.25) 0.020 (0.50) 0.015 (0.40) 0.050 (1.27) 0.009 (0.22) 0.013 (0.33) 0 - 8 x 45 x9258
20 all intersil u.s. products are manufactured, asse mbled and tested utilizing iso9000 quality systems. intersil corporation?s quality certifications ca n be viewed at www.intersil.com/design/quality intersil products are sold by description only. intersil corpor ation reserves the right to make changes in circuit design, soft ware and/or specifications at any time without notice. accordingly, the reader is cautioned to verify that data sheets are current before placing orders. information furnishe d by intersil is believed to be accurate and reliable. however, no responsibility is assumed by intersil or its subsidiaries for its use; nor for any infringements of paten ts or other rights of third parties which may result from its use. no license is granted by implication or otherwise under any patent or patent rights of intersil or its subsidiari es. for information regarding intersil corporation and its products, see www.intersil.com fn8168.1 may 6, 2005 ordering information device v cc limits blank = 5v 10% -2.7 = 2.7 to 5.5v temperature range blank = commercial = 0 c to +70 c i = industrial = -40 c to +85 c package s24 = 24-lead soic v24 = 24-lead tssop potentiometer organization t = 100k ? u= 50k ? x9258 p t v y s & v package marking line #1 (blank) line #2 (part number) line #3 (date code) (*) line #4 (blank) = f 2.7v 0 to 70c g 2.7v -40 to +85c i 5v -40 to +85c x9258


▲Up To Search▲   

 
Price & Availability of X9258UV24-27

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X